## Notes - Unit 3

## ADVANCED CODING FEATURES IN VHDL

## PARAMETERIZATION

- For-generate: See <u>here</u> for parametric adder.
- If-generate: This is useful whenever we want to pick between two different components. This is NOT a multiplexor, since the decision of which circuit is implemented is made at the Synthesis Level.
- std\_logic\_2d: VHDL does not allow for generic arrays as inputs in your entity section. A common example that requires this is the bus multiplexor:





- Recursive VHDL structure (see LUT NIto1.vhd).
- Reading text files for Synthesis (see LUT\_NItoNO.vhd): We can load each LUT NI to NO with a particular function (this is selected by the parameter F). The text file has 2<sup>NI</sup> NO-bit words for every desired function. In VHDL, we use an *impure function* to read the text file (the impure qualifier is required by the VHDL syntax so that the VHDL function is dependent on an external text file). The std.textio library is also required.
- Reading/Writing text files for Simulation: In Vivado 2015.2, make sure to include the input text file as a Simulation Source. The output text file will be written in /sim/sim\_1/behav.

## ADDER TREE

- Parameterized signed/unsigned adder tree with enable: <u>VHDL code</u>.
- Use of custom-defined data types (3D arrays, std\_logic\_2d): chunk\_3D is array (natural range <>, natural range <>) of std\_logic\_vector (T-1 downto 0); signal yf: chunk\_3D (LV downto 0, N-1 downto 0);

